Given the Verilog code segment below, which statement is not true? reg q; always
ID: 2315178 • Letter: G
Question
Given the Verilog code segment below, which statement is not true? reg q; always @(posedge clock or posedge reset) begin if (reset) qlessthan=0; else if (set) q lessthan= 1; end When both reset and set are zero, q doesnprimet change. The reset is synchronous. Non-blocking assignments are used in this code. The set is synchronous Which statements are true for the clock counter implementation shown below? The counter should count from 00 to 59 and back to 00. Select all that apply always@(reset) begin ... end always@(posedge clk) begin ... end Asynchronous reset is asserted when the counter output is 59. Synchronous reset is asserted when the counter output is 59. We can use only one 6 bit variable to keep track of the count None of the aboveExplanation / Answer
(i)
option C is correct, expect this remaining all are reled to code
(ii)
options A and B are correct
Related Questions
Hire Me For All Your Tutoring Needs
Integrity-first tutoring: clear explanations, guidance, and feedback.
Drop an Email at
drjack9650@gmail.com
drjack9650@gmail.com
Navigate
Integrity-first tutoring: explanations and feedback only — we do not complete graded work. Learn more.